Marvell Technology Logo

Marvell Technology

ASIC Digital Design, Staff Engineer

Posted 12 Days Ago
Be an Early Applicant
Chandler, AZ
107K-158K
Junior
Chandler, AZ
107K-158K
Junior
As a Digital IC Design Staff Engineer, collaborate on Automotive Ethernet and PHY design, write technical specifications, design RTL code, and assist in debugging and closure of design issues.
The summary above was generated by AI

About Marvell

Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, automotive, and carrier architectures, our innovative technology is enabling new possibilities. 

At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead. 

Your Team, Your Impact

As a Digital IC Design Staff Engineer with Marvell, you’ll be a member of the Central Engineering business group. If you picture Marvell as a wheel, Central Engineering is the center hub providing IP to be used by all the other spokes on that wheel, including Automotive and Networking. You’ll be part of a small digital team making a big impact on this organization, working on Automotive Ethernet and Ethernet PHY front-ends.
This team hires some of the biggest problem solvers in Silicon and has a huge impact on the work done at Marvell. The customers served by this team are often other chip companies and big tech companies, familiar names to all candidates.

What You Can Expect

  • Collaborate with Marvell BUs on the digital design of Automotive Ethernet and Copper PHY AFEs.
  • Write clear and concise technical specifications to document the behavior of a design block or subsystem, or create appropriate test plans.
  • Design RTL code in SystemVerilog and/or develop verification environments and test cases in UVM.
  • Assist with RTL lint, CDC, synthesis, and timing closure (STA).
  • Debug complex design issues using best practices.
  • Collaborate with cross-functional teams, including analog/digital mixed-signal design, verification, and physical design engineers.
  • Provide support to the product teams, for both pre and post-silicon.
  • Maintain a strong internal customer focus with a demonstrated attention to quality.

What We're Looking For

  • Knowledge of semiconductor ASIC design methodologies and flows.
  • Extensive knowledge of Verilog/SystemVerilog.
  • Knowledge of Ethernet PHY design is desirable.
  • Understanding of Design-for-Test (DFT) concepts, including Scan and BIST.
  • Excellent analysis, problem-solving, and critical thinking skills.
  • Effective interpersonal, teamwork, and communication skills.
  • Bachelor’s, Master’s, or PhD in Computer Science, Electrical Engineering, or related fields, with 0-3 years of related professional experience.

Expected Base Pay Range (USD)

106,700 - 157,840, $ per annum

The successful candidate’s starting base pay will be determined based on job-related skills, experience, qualifications, work location and market conditions. The expected base pay range for this role may be modified based on market conditions.

Additional Compensation and Benefit Elements 

At Marvell, we offer a total compensation package with a base, bonus and equity.Health and financial wellbeing are part of the package. That means flexible time off, 401k, plus a year-end shutdown, floating holidays, paid time off to volunteer. Have a question about our benefits packages - health or financial? Ask your recruiter during the interview process.

All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.

Any applicant who requires a reasonable accommodation during the selection process should contact Marvell HR Helpdesk at [email protected].

#LI-AR2

Top Skills

Verilog,Systemverilog,Design-For-Test,Ethernet,Phy,Rtl,Uvm

Similar Jobs

22 Days Ago
Chandler, AZ, USA
104K-154K
Mid level
104K-154K
Mid level
Semiconductor
As a Digital IC Design Staff Engineer at Marvell, you will collaborate on designs and verification of Automotive Ethernet and Copper PHY AFEs, develop RTL code, ensure quality through testing, and handle complex design issues.
Top Skills: Asic DesignEthernet PhyObject-Oriented ProgrammingSystemverilogUvmVerilog
Yesterday
Remote
Hybrid
Scottsdale, AZ, USA
Senior level
Senior level
Cloud • Fintech • Software • Business Intelligence • Consulting • Financial Services
The Senior Business Developer will drive sales growth in the CRE practice, manage the sales process, and develop client relationships within the energy sector.
Top Skills: MarketingSales
Yesterday
Remote
Hybrid
38 Locations
110K-180K Annually
Mid level
110K-180K Annually
Mid level
Cloud • Computer Vision • Information Technology • Sales • Security • Cybersecurity
The role involves ensuring the reliability of data systems through building ETL processes, automated quality checks, and managing data integrity and reporting.
Top Skills: Apache AirflowSparkApache SupersetETLJIRAMySQLNumpyPandasPostgresPythonSQLSqlalchemyTableau

What you need to know about the Charlotte Tech Scene

Ranked among the hottest tech cities in 2024 by CompTIA, Charlotte is quickly cementing its place as a major U.S. tech hub. Home to more than 90,000 tech workers, the city’s ecosystem is primed for continued growth, fueled by billions in annual funding from heavyweights like Microsoft and RevTech Labs, which has created thousands of fintech jobs and made the city a go-to for tech pros looking for their next big opportunity.

Key Facts About Charlotte Tech

  • Number of Tech Workers: 90,859; 6.5% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Lowe’s, Bank of America, TIAA, Microsoft, Honeywell
  • Key Industries: Fintech, artificial intelligence, cybersecurity, cloud computing, e-commerce
  • Funding Landscape: $3.1 billion in venture capital funding in 2024 (CED)
  • Notable Investors: Microsoft, Google, Falfurrias Management Partners, RevTech Labs Foundation
  • Research Centers and Universities: University of North Carolina at Charlotte, Northeastern University, North Carolina Research Campus

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account